# 6. Lab Report [10 Pts]

(Deadline: Tuesday of next week 2:00pm) (Individual submission)

1. [1.5 Pts] Record the values obtained in Experiment question 1 in Table 1 below.

Table 1

| Propagation delay (t <sub>P,LH</sub> )          | 99.27ns |
|-------------------------------------------------|---------|
| Propagation delay (t <sub>P_HL</sub> )          | 41.05ns |
| Average propagation delay t <sub>p</sub>        | 70.16ns |
| Propagation delay (t <sub>P,LH</sub> ) per gate | 29.11ns |
| Propagation delay (t <sub>P,HL</sub> ) per gate | 20.09ns |
| Average tp per gate (measured)                  | 24.6ns  |
| Average tp per gate (from datasheet)            | 24.5ns  |

Is the recorded  $t_p$  value per gate same as in the datasheet? If not then how can you explain this difference?

The recorded  $T_p$  value per gate from the experiment results is nearly identical to the average value from the datasheet. Had there been a difference, it is possible that factors such as room temperature and sensor precision could have an impact on the propagation delay measurement values.

2. [1.5 Pts] Record the values obtained in Experiment question 2 in Table 2 below.

Table 2

| V <sub>OH</sub> (from datasheet) | 3.98V  |
|----------------------------------|--------|
| V <sub>OL</sub> (from datasheet) | 0.33V  |
| $V_{\mathrm{IH\_min}}$           | 3.006V |
| $V_{IL\_max}$                    | 2.505V |

Are the recorded values same as in the datasheet? If not then how can you explain this difference?

The discrepancy in the recorded values could be due to the imprecision of the potentiometer used for voltage variability. The knob was too sensitive for human precision, and it was difficult to pinpoint the exact location of where the voltage spike occurred to record the values.

3. [2 Pts] Why should  $V_{IL\_max}$  be greater than  $V_{OL\_max}$ ? And similarly why should  $V_{OH\_min}$  be greater than  $V_{IH\_min}$ ?

This is due to noise margins, which are important in digital circuits as they establish specific voltage thresholds for HIGH and LOW signals. This ensures accurate signal interpretations, even in complex circuits with numerous components and voltage fluctuations, maintaining reliable communication and preventing signal integrity issues.

- [2.5 Pts] Research question: Describe briefly in 1-2 sentences the following physical characteristics
  of a logic gate. Also mention the problems that may arise if their values surpass their thresholds.
  - a. Fan-out
  - b. Current levels IoL, IoH, IIL, IIH
  - a. Fan-out is how many inputs a logic gate can connect to its output without causing problems. Too many inputs, and the signal might get weaker and slow down.
  - b. Current levels represent the maximum or minimum output and input currents a logic gate can handle If these current levels surpass their thresholds, it can lead to various issues like increased power consumption, voltage levels falling out of spec, and potential damage to the gate or connected components.
- [2.5 Pts] Extract for the AND IC datasheet attached on BB the typical values for the following physical characteristics. Mention any conditions required to replicate these values in lab.
  - a. Fan-out
  - b. Current levels IoL, IoH, IIL, IIH

### Fan-out:

Supports a fan-out of up to 10 LSTTL loads.

## **Current Levels:**

# IOH:

VCC = 2V: 1.9

VCC = 4.5V: 0.1 mA

VCC = 6V: 0.15 mA

## IOL:

VCC = 2V: 4 mA

VCC = 4.5V: 5.2 mA

VCC = 6V: 5.2 mA

## IIH:

VCC = 2V to 6V:  $\pm 0.1 \,\mu$ A

#### IIL:

VCC = 2V to 6V:  $\pm 1 \mu A$ 

To replicate these values in a lab setting, ensure that the operating conditions are within the specified range. The supply voltage should be between 2-6V or 5v as previously done in the lab,

and the operating temperature should be within the range -40°C to +85°C, or as we have done in the lab, used room temperature about 25°C.